650V 4H-SiC VDMOS with Additional N Region_A Simulation Study
ID:2 Submission ID:158 View Protection:PUBLIC Updated Time:2021-08-06 15:23:45 Hits:512 Poster Presentation

Start Time:2021-08-27 13:05 (Asia/Shanghai)

Duration:1min

Session:[P] Poster » [P1] Poster 1

Abstract
Aiming at the non-uniformity of channel length caused by two-layer lithography and high resistance of channel and JFET region in 4H-SiC VDMOS, a 650V 4H-SiC VDMOS with additional N-region is investigated. Sentaurus TCAD is utilized with the 4H-SiC material parameters included in the simulations to assess the threshold voltage Vth, on-state current IDS, forward drain source blocking voltage VDSS, maximum electric field in gate oxide EOX,max, doping profile and dimension of the proposed device.The variation rules of key electrical parameters and corresponding process conditions are revealed and compared with the 650V conventional 4H-SiC VDMOS. Simulation results demonstrate that the threshold voltage Vth of 650V VDMOS with additional N-region is 0.2V higher than that of conventional VDMOS, and the specific on-state resistance RDSon,sp of 650V VDMOS with additional N-region decreased by 0.8mΩ·cm2 compared with the conventional VDMOS when the VDSS and EOX,max satisfy the design value.
 
Keywords
4H-SiC;VDMOS;Additional N Region;JFET Resistance;Short channel
Speaker
Xiuxiu Gao
CORESING SEMICONDUCTOR TECHNOLOGY CO . LTD

Submission Author
Xiuxiu Gao CORESING SEMICONDUCTOR TECHNOLOGY CO . LTD
Comment submit
Verification code Change another
All comments